Part Number Hot Search : 
2SK19BL 1N4728AG PCA953 CDLL4717 0BZXC ST081020 CZRL4750 SMJ30CA
Product Description
Full Text Search
 

To Download LC651301A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Ordering number : ENN*6727
CMOS IC
LC651306A/04A/02A/01A
4-Bit Single-Chip Microcontroller for Small-Scale Control Applications
Preliminary Overview
The LC651306A, LC651304A, LC651302A, LC651301A belong to our 4-bit single-chip microcontroller LC6500 series fabricated using CMOS process technology. They are ideally suited for use in small-scale control applications. Their basic architecture and instruction set are the same. These microcontrollers include an 8-input 8-bit A/D converter and are appropriate for use in a wide range of applications. That range includes applications with a small number of control circuits that were previously implemented in standard logic, and applications with a larger scale such as home appliances, automotive equipment, communications equipment, office equipment, and audio equipment such as decks and players.
Features
1) CMOS technology for a low-power consumption operation (A standby function that can be invoked under program control is also provided.) 2) ROM/RAM LC651306A LC651304A LC651302A LC651301A
ROM : 6K x 8 bits, RAM : 256 x 4 bits ROM : 4K x 8 bits, RAM : 256 x 4 bits ROM : 2K x 8 bits, RAM : 256 x 4 bits ROM : 1K x 8 bits, RAM : 256 x 4 bits
3) Instruction set : 81 instructions common to all microcontrollers of the LC6500 series 4) Wide operating voltage range : 2.5V to 6.0V 5) Instruction cycle time : 0.92 s 6) On-chip serial I/O port
Ver.0.90 62600
91400 RM (IM) TY No.6727-1/21
LC651306A/04A/02A/01A 7) Flexible I/O port * Number of ports : 5 ports / 18 pins (max.) * All ports : Input / output common Input / output capacity voltage Output current
15V max. (open-drain specification C and D only) 20 mA max. sink current (Can drive an LED directly)
* Support options for system specification A. Open drain output, pull-up resistor : all ports in bit unit B. Output level in the reset mode : high/low level for port C and D specified in 4-bit unit 8) Interrupt function Interrupt by timer overflow (can be tested under program control) Interrupt by the state of the INT pin or completion of transmission/reception at serial I/O port (can be tested under program control) 9) Stack level : 10) Timer : 8 levels (common use with interrupt) 4-bit variable prescaler + 8-bit programmable counter
11) Clock oscillation options for user's intended system * Oscillator circuit options : two-pin RC oscillator two-pin ceramic oscillator * Divider circuit options : No divider built-in divide by 3 built-in divide by 4 12) Continuous square wave output (64 times of the cycle time) 13) AD converter (successive approximation) * Precise conversion (expressed in 8 bits), 8 input channels 14) Watchdog timer * RC circuit time constant * Watchdog timer reset function can be assigned to an external pin by the option. 15) Low voltage detection circuit * Can be implemented by the option. 16) Factory shipment * DIP24S, MFP24S, SSOP24
No.6727-2/21
LC651306A/04A/02A/01A
Function Table
Memory Parameter ROM LC651306A/04A/02A/01A 6144 x 8 bits (1306A) 4096 x 8 bits (1304A) 2048 x 8 bits (1302A) 1024 x 8 bits (1301A) 256 x 4 bits (1306A/04A/02A/01A) 81 Supported 1 external, 1 internal 4-bit variable prescaler + 8-bit timers 8 Standby mode by the HALT instruction supported LC651154F/1152F 4096 x 8 bits (1154F) 2048 x 8 bits (1152F) LC651432F/1431F 2048 x 8 bits (1432F) 1024 x 8 bits (1431F)
RAM Instructions On-chip functions Instruction set Table reference Interrupt Timer Stack level Standby function
I/O ports
Port number Serial port I/O voltage capacity Output current I/O circuit type Output level at reset Square wave output Minimum cycle time Supply voltage Supply current Oscillator
Characteristics
Oscillator
Other items
Divider circuit option Package Watchdog timer OTP
256 x 4 bits 128 x 4 bits (1432F) (1154/1152F) 64 x 4 bit (1431F) 80 80 Supported Supported 1 external, 1 internal 1 external, 1 internal 4-bit variable prescaler + 4-bit fixed prescaler + 8-bit timers 8-bit timers 8 4 Standby mode by the Standby mode by the HALT instruction HALT instruction supported supported 18 I/O port pins 22 I/O port pins 25 I/O port pins (max.) Input and output in 4 or 8 bit units Input and output in 4 or 8 Input and output in 4 or 8 bit units bit units 15 V max. 15 V max. 15 V max. 10 mA typ. 20 mA max. 10 mA typ. 20 mA 10 mA typ. 20 mA max. max. Open drain (N-channel) or pull-up resistor output option can be specified in 1- bit unit High or low level output can be selected in port unit (ports C and D only) Supported Supported Supported 0.92 s (VDD 2.5 V) 0.92 s (VDD 2.5 V) 0.92 s (VDD 3 V) 2.5 to 6 V 2.5 to 6 V 3 to 6 V 1.5 mA typ. 2 mA typ. 1.5 mA typ. RC (800 kHz typ.) Ceramic (400k, 800k,1MHz, Ceramic 4 MHz Ceramic 4 MHz 4MHz) 1/1, 1/3, 1/4 1/1 1/1 DIP24S MFP24S SSOP24 DIP30S-D MFP30S DIP30S-D MFP30S SSOP30 SSOP30 Supported Supported Not supported Only DIP24S MFP24S Only DIP30S-D MFP30S Only DIP30S-D MFP30S
Note: The above oscillator and oscillator circuit constants are tentative. They will be announced as the recommended circuits for these microcontrollers are determined. Please confirm the progress of these developments periodically.
No.6727-3/21
LC651306A/04A/02A/01A
Pin Assignment
DIP24S, SSOP24, MFP24S
Package Dimension (unit : mm)
RES PE0/SQR PE1/WDR PF0/SI/AD4 PF1/SO/AD5 PF2/SCK/AD6 PF3/INT/AD7 PA0/AD0 PA1/AD1 PA2/AD2 PA3/AD3 VDD 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 OSC1 OSC2 TEST VSS PD3 PD2 PD1 PD0 PC3 PC2 PC1 PC0
3067A
SANYO : DIP24S(300mil)
Package Dimension (unit : mm)
3175A
Package Dimension (unit : mm)
3112A
SANYO : SSOP24(275mil)
SANYO : MFP24S(300mil)
Pin Functions
OSC1, OSC2 RES PA0-3 PC0-3 PD0-3 PE0-1 PF0-3 : : : : : : : Ceramic Oscillator for OSC, RC Reset Common I/O port A0-3 Common I/O port C0-3 Common I/O port D0-3 Common I/O port E0-1 Common I/O port F0-3 TEST AD0-AD7 SQR WDR INT SI SO SCK : : : : : : : : Test AD converter analog input Square wave output Watch Dog Reset pin Interrupt Request pin Serial Input pin Serial Output pin Serial Clock input/output pin
Notes: * SQR and WDR are common with PE0 and PE1 respectively. * SI, SO, SCK, and INT are common with PF0 to PF3 respectively.
No.6727-4/21
LC651306A/04A/02A/01A
System Block Diagram
LC651306A/1304A/1302A/1301A
PA0-3 AD0-3
Port A
I/O Buffer 8-BIT ADC
RAM
F WR DP
PC
STACK
ROM
to
STACK
PF0-3 AD4-7 PC0-3 PD0-3 PF1/SO
4/8 bit Shared with port F
Port F Port C Port D
Serial shift register lower digit Serial shift register
Port E
IR
I.DEC
System Bus
E
Serial mode register
AC ALU
Serial mode register
CF
STS
ZF EXTF TMF
TM CTL INT OSC OSC1 OSC2 RES TEST VDD VSS
CSF ZS
I/O Bus
4 bit
PF0/SI PF2/SCK PF3/INT RAM F WR AC ALU DP E CTL OSC TM STS
higher digit 4/8 bit
PE0-1 WDR
: : : : : : : : : : :
Data Memory Flag Working Register Accumulator Arithmetic and Logic Unit Data Pointer E register Control register Oscillation Circuit Timer Status register
ROM PC INT IR I.DEC CF, CSF ZF, ZSF EXTF TMF
: : : : : : : : :
Program Memory Program Counter Interrupt control Instruction Register Instruction Decoder Carry Flag, Carry Save Flag Zero Flag, Zero Save Flag External Interrupt Request Flag Internal Interrupt Request Flag
No.6727-5/21
LC651306A/04A/02A/01A
Development Support
The following are currently in the development stage and will soon be available to the user for the development of the LC651306A/04A/02A/01A. 1. 2. 3. 4. User's manual Refer to the "LC65F1306A/LC651300 series user's manual." Development tool manual Refer to the "EVA86000 Development Tool Manual for 4-bit microcontrollers." Software manual "LC65/66 Series Software Manual" Development tool a. For program development (EVA86000 system) b. For program evaluation Microcontroller with Flash ROM (LC65F1306)
Pin Functions
Symbol
VDD VSS OSC1 OSC2
Number of pins
1 1 1 1
I/O
Input Output Power supply
Function
-
Option
-
At reset
Handling when unused
-
* Pins for connecting system clock oscillation RC or ceramic resonator. * Leave OSC2 open when OSC1 is used for an external clock input
PA0-PA3/ AD0-AD3
4
I/O
PC0-PC3
4
I/O
PD0-PD3
4
I/O
* I/O port A0 to A3 Input in 4-bit unit (IP instruction) Output in 4-bit unit (OP instruction) Testing in 1-bit unit (BP, BNP instructions) Set and reset in 1-bit unit (SPB, RPB instructions) * PA3 is used for standby mode control. * Chattering should not be occurred on the PA3 during HALT instruction execution. * All four pins have shared function. PA0/AD0:AD converter input AD0 PA1/AD1:AD converter input AD1 PA2/AD2:AD converter input AD2 PA3/AD3: converter input AD3 *I/O port C0 to C3 The port functions are identical to those of PA0 to PA3 (See note). * The output during a reset can be selected to be either high or low as an option. Note: This port has no standby mode control function. *I/O port D0 to D3 The port functions and options are identical to those of PC0 to PC3.
(1) Two-pin RC oscillator, external clock (2) Two-pin ceramic oscillator (3) Divider option 1. No divider 2. Divide by 3 3. Divide by 4 (1) Open-drain output (2) Pull-up resistor (1), (2) can be specified in bit unit.
High-level output (The output N-channel transistors in the off state.)
Select the open-drain output option and connect to VSS.
(1) Open-drain output Same as PA0 to *High-level PA3. (2) Pull-up resistor output. (3) High level output during reset. *Low-level (4) Low level output during reset. output. (Depending on * (1) and (2) can be specified in bit unit. options selected) * (3) and (4) are specified 4 bits at a time Same as PC0 to PC3. Same as PC0 toSame as PA0 to PC3. PA3.
No.6727-6/21
LC651306A/04A/02A/01A
Symbol
PE0-PE1 /WDR
Number of pins
2
I/O
I/O
Function
* I/O port E0 to E1 Input in 4-bit unit (IP instruction) Output in 4-bit unit (OP instruction) Set and reset in 1-bit unit (SPB and PRB instructions) Testing in 1-bit unit (BP and BNP instructions) * PE0 also has a continuous pulse (64 Tcyc) output function. * PE1 becomes the watchdog reset pin WDR when selected as an option. * I/O port F0 to F3 The port functions and options are identical to those of PE0 to PE1 (See note). * PF0 to PF3 have shared functions with the serial interface pins and the INT input. The function can be selected under program control. SI... Serial input pin SO...Serial output pin SCK...Input and output of the serial clock signal. INT...Interrupt request signal The serial I/O function can be switched between 4-bit and 8-bit transfers under program control. Note: There is no continuous pulse output function. * All four pins have shared function. PF0/AD4: AD converter input AD4 PF1/AD5: AD converter input AD5 PF2/AD6: AD converter input AD6 PF3/AD7: AD converter input AD7 * System reset input * Provide an external capacitor for the power-on reset. * Apply low level to this pin for 4 or more clock cycles to reset and restart the program. * Test pin for LSI. This pin must be connected to VSS during normal operation.
Option
(1) Open -drain output (2) Pull-up resistor * Options (1) or (2) can be specified in bit unit. (3) Normal port PE1 (4) Watchdog reset WDR * Either options (3) or (4) can be selected.
At reset
High level output (The output N-channel transistors in the off state)
Handling when unused
Identical to those for PA0 to PA3.
PF0/SI/AD4 PF1/SO/AD5 PF2/ SCK /AD6 PF3/ INT /AD7
4
I/O
Identical to those for PA0 to Identical to those PA3. for PA0 to PA3. The serial port functions are disabled. The interrupt source is set to INT.
Identical to those for PA0 to PA3.
RES
1
Input
-
-
-
TEST
1
Input
-
-
This pin must be connected to VSS.
No.6727-7/21
LC651306A/04A/02A/01A
Oscillator Circuit Options
Option External clock OSC1 Circuit Conditions and notes The OSC2 pin should be left open.
Two-pin RC oscillator Cext OSC1
OSC Rext Ceramic oscillator
C1
OSC1
Ceramic Resonator
OSC2 R
C2
Divider Circuit Options
Option No divider (1/1) Circuit
Oscillator circuit
Conditions and notes * The oscillator frequency or external clock frequency should not exceed 4330 kHz.
Timing Generator
fOSC
Oscillator circuit
Built-in divide-by-three circuit
fOSC
Divide by 3
fOSC 3
Timing Generator
* This option can only be used with the external clock and the ceramic oscillator options. * The oscillator frequency or external clock frequency should not exceed 4330 kHz.
Oscillator circuit
Built-in divide-by-four circuit
fOSC
Divide by 4
Note: The following table summarizes the oscillator and divider circuit options. When selecting the divider option, the relationship between frequency and cycle time must be taken into account.
Timing Generator
fOSC 4
* This option can only be used with the external clock and the ceramic oscillator options. * The oscillator frequency or external clock frequency should not exceed 4330 kHz.
No.6727-8/21
LC651306A/04A/02A/01A
LC651306A/1304A/1302A/1301A Oscillator Options
Circuit type
Ceramic resonator
Frequency
400 kHz 800 kHz
Divider option (Cycle time)
1/1 (10s)
VDD range
2.5 to 6V
Notes
Can not be used with the divide-by-three and divide-by-four options.
External clock (used with the 2-pin RC oscillator circuit) Two-pin RC
External clock used with the ceramic oscillator option
1/1 (5s) 2.5 to 6V 1/3 (15s) 2.5 to 6V 1/4 (20s) 2.5 to 6V 1 MHz 1/1 (4s) 2.5 to 6V 1/3 (12s) 2.5 to 6V 1/4 (16s) 2.5 to 6V 4 MHz 1/1 (1s) 2.5 to 6V 1/3 (3s) 2.5 to 6V 1/4 (4s) 2.5 to 6V 200 k to 4330 kHz 1/1 (20 to 0.92s) 2.5 to 6V 600 k to 4330 kHz 1/3 (20 to 2.77s) 2.5 to 6V 800 k to 4330 kHz 1/4 (20 to 3.70s) 2.5 to 6V Use the no divider circuit option and the recommended 2.5 to 6V circuit constants. When using other constants by necessity, use the frequency and VDD range identical to the external clock written above. External clock drive is not possible. To use external clock drive, select the 2-pin RC oscillator option.
Port C and D Output level Option During Reset
The Output level of the C and D ports at reset can be selected from the following two options in 4-bit unit. Option High level output at reset Low level output at reset Conditions and notes Ports C and D in 4-bit unit Ports C and D in 4-bit unit
Port Output Type Option
The following two options may be selected for the I/O ports individually (bit units). Option 1. Open-drain output Circuit Ports
2.Built-in pull-up resistor
Ports A, C, D, E and F
Watchdog Reset Option
This option allows the user to select how the PE1/WDR pin is to be used. It can be used as the normal port PE1, or used as the watchdog reset pin WDR.
No.6727-9/21
LC651306A/04A/02A/01A 1. Absolute Maximum Ratings at Ta=25C, VSS=0V Parameter Symbol Conditions Applicable pins and notes VDD OSC2 Ratings -0.3 to +7.0 unit V
Maximum supply VDD max voltage Output voltage VO
Input voltage
VI (1) VI (2) VIO (1) VIO (2) VIO (3) IOP IOA IOA(1) IOA(2) PC0 to 3, PD0 to 3 PC0 to 3, PD0 to 3 PA0 to 3, PE0, 1, PF0 to 3
I/O voltage
OSC1 (Note 1) TEST, RES AV+, AVOpen-drain specification ports Pull-up resistor specification ports I/O Port
Output voltage generated can be over the maximum limit of the VDD. -0.3 to VDD+0.3 -0.3 to VDD+0.3 -0.3 to +15 -0.3 to VDD+0.3 -0.3 to VDD+0.3 -2 to +20 -2 to +20 -15 to +100
Peak current Average current
output output
mA
Maximum power consumption Operating temperature Storage temperature
Pd max (1) Pd max (2) Pd max (3) Topr Tstg
Average current applied to a pin for I/O Port 100 ms The total current of PC0 to 3, PD0 to 3 PC0 to 3 and PE0 to 1. (Note 2) PD0 to 3 PE0 to 1 The total current of PF0 to 3 and PA0 PF0 to 3 to 3. (Note 2) PA0 to 3 Ta=-40 to +85C (DIP package) Ta=-40 to +85C (MFP package) Ta=-40 to +85C (SSOP package)
-15 to +100 310 220 160 -40 to +85 -55 to +125 mW
C
No.6727-10/21
LC651306A/04A/02A/01A 2. Recommended Operating range at Ta=-40 to +85C, VSS=0V, VDD=2.5 to 6.0V (Unless otherwise specified)
Parameter Operating supply voltage Standby supply voltage High level input voltage Symbol VDD VST VIH(1) Conditions Applicable pins and notes VDD VDD Port C, D with open-drain specifications. Port C, D with pull-up resistor specifications. Port A, E, F The INT , SCK , and SI pin with open-drain specifications. The INT , SCK , and SI pin with pull-up resistor specifications. RES OSC1 Port Port INT, SCK, SI INT, SCK, SI OSC1 OSC1 TEST TEST RES RES min. 2.5 1.8 0.7VDD Ratings typ. max. 6.0 6.0 13.5 unit V
RAM and register values retained. (Note 3) Output Nch Tr. off
VIH(2)
Output Nch Tr. off
0.7VDD
VDD
VIH(3) VIH(4)
Output Nch Tr. off Output Nch Tr. off
0.7VDD 0.8VDD
VDD VDD
VIH(5)
Output Nch Tr. off
0.8VDD
VDD
VIH(6) Low level input voltage VIH(7) VIL(1) VIL(2) VIL(3) VIL(4) VIL(5) VIL(6) VIL(7) VIL(8) VIL(9) VIL(10) Operating frequency (cycle time) External clock conditions Frequency Pulse width Rising/falling time Recommended oscillation constants Two-pin RC oscillator Ceramic oscillator (Note 4) fop (Tcyc) Fig. 1
VDD=1.8 to 6V External clock specifications Output Nch Tr. off VDD=4 to 6V Output Nch Tr. off 2.5 to 6V Output Nch Tr. off VDD=4 to 6V Output Nch Tr. off External specification External specification 2.5 to 6V
0.8VDD 0.8VDD VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS 200 (20)
VDD VDD 0.3VDD 0.25VDD 0.25VDD 0.2VDD 0.25VDD 0.2VDD 0.3VDD 0.25VDD 0.25VDD 0.2VDD 4330 (0.92) 4330 kHz (s) kHz ns 50 2705% 5.61% See Table 1 pF k
clock VDD=4 to 6V clock 2.5 to 6V VDD=4 to 6V 2.5 to 6V VDD=4 to 6V 2.5 to 6V VDD=2.5 to 6V
VDD=2.5 to 6V text textH, textL textR, textF Cext Rext VDD=2.5 to 6V VDD=2.5 to 6V Fig. 2 VDD=2.5 to 6V
OSC1 OSC1 OSC1 OSC1, OSC2
200 69
Fig. 3
No.6727-11/21
LC651306A/04A/02A/01A 3. Electrical Characteristics at Ta=-40 to +85C, VSS=0V, VDD=2.5 to 6.0V (Unless otherwise specified)
Parameter Input High level current Symbol IIH(1) Conditions Output Nch Tr. OFF (including OFF leak current of Nch Tr.) VIN=+13.5V Output Nch Tr. OFF (including OFF leak current of Nch Tr.) VIN=VDD When external clock is used, VIN=VDD Output Nch Tr. OFF VIN=VSS Output Nch Tr. OFF VIN=VSS VIN=VSS When external clock is used, VIN=VSS IOH=-50 A VDD=4.0 to 6.0V IOH=-10 A IOL=10 mA VDD=4.0 to 6.0 V IOL=1 mA, IOL of each Port : 1 mA or less Applicable pins and notes Port C and D with the open-drain specifications Port A, E and G with the open-drain specifications OSC1 Ports with the open-drain specifications Ports with the pull-up resistor specifications RES OSC1 Ports with the pull-up resistor specifications Ports with the pull-up resistor specifications Port Port RES, INT, SCK, SI, and schmitt specification OSC1 (Note 5) 0.1VDD -1.0 min. Ratings typ. max. 5.0 unit A
IIH (2)
1.0
IIH (3) Input Low level current IIL(1)
1.0
IIL(2) IIL(3) IIL(4) Output High level voltage VOH (1) VOH (2) Output Low level voltage VOL(1) VOL(2) Schmitt characteristics Hysteresis Voltage VHIS
-1.3 -45 -1.0 VDD-1.2 VDD-0.5
-0.35 -10
mA A
V
1.5 0.5
High level threshold voltage Low level threshold voltage Current consumption Two-pin RC oscillator Ceramic oscillator
VtH
0.4VDD
0.8VDD
VtL * Output N-channel transistors are off when operating * Port = VDD * Fig. 2, fosc=800 kHz (typical) * Fig. 3, 4 MHz, no divider * Fig. 3, 4 MHz, divide-by-three circuit * Fig. 3, 4 MHz, divide-by-four circuit * Fig. 3, 400 kHz * Fig. 3, 800 kHz * 200 kHz to 4330 kHz, no divider * 600 kHz to 4330 kHz, divide-by-three circuit * 800 kHz to 4330 kHz, divide-by-four circuit Output N-channel VDD=6V transistor off, Ports=VDD VDD=2.5V
0.2VDD
0.6VDD
VDD 1.5 VDD VDD VDD VDD VDD VDD VDD 2.0 1.5 1.5 1.0 1.5 2.0 1.5 4 6 5 4 2.5 4 6 5
mA
External clock
IDDOP (1) IDDOP (2) IDDOP (3) IDDOP (4) IDDOP (5) IDDOP (6) IDDOP (7) IDDOP (8)
Standby mode
IDDst
VDD VDD
0.05 0.025
10 5
A
No.6727-12/21
LC651306A/04A/02A/01A
Parameter Oscillation characteristics Ceramic resonator Frequency
Symbol
Conditions
Pin
min.
Ratings typ.
max.
unit
fCFOSC (Note 7)
Oscillation stabilizing time (Note 8) Two-pin RC oscillator frequency Pull-up resistance I/O port RES External reset characteristics Reset time Pin capacitance Serial clock Input clock Cycle time Output clock Cycle time Input clock low level pulse width Output clock low level pulse width Input clock high level pulse width Output clock high level pulse width Serial input Data setup time Data hold time Serial output Output delay time
tCFS
fMOSC
RPP Ru
* Fig. 3 fo=400kHz * Fig. 3 fo=800kHz * Fig. 3 fo=1MHz * Fig. 3 fo=4MHz, with no divider, divide-by-three, or divide-by-four circuit * Fig. 4 fo=400kHz * Fig. 4 fo=800kHz, 1MHz, or 4MHz, with no divider, divide-by-three, or divide-by-four circuit * Fig. 2 Cext=270pF5% * Fig. 2 Rext=5.6k1% * Output N-channel transistors off * VIN=VSS VDD=5V VIN=VSS VDD=5V
OSC1,OSC2 OSC1,OSC2 OSC1,OSC2 OSC1,OSC2
392 784 980 3920
400 800 1000 4000
408 816 1020 4080 10 10
kHz
ms
OSC1, OSC2 Pull-up resistor specification port RES
587 8 200
800 14 500
1298 30 800
kHz K
tRST Cp
f=1MHz, Pins except for tested pins, Fig. 6 Fig. 6 Fig. 6 Fig. 6 Fig. 6 Fig. 6
See Fig.5 10 VIN=VSS SCK 2.0 64xtCYC (Note 9) 0.6 32xtCYC 0.6 32xtCYC
pF s
tCKCY(1) tCKCY(2) tCKL(1) tCKL(2) tCKH(1) tCKH(2)
SCK SCK SCK SCK SCK SI SI SO 0.2 0.2
tICK tCKI tCKO
Specified for the rising edge of SCK Fig. 6 * Specified for the falling edge of SCK * Select only Nch OD option, and add external 1k resistor and external 50pF capacitor. * Fig. 6
0.4
No.6727-13/21
LC651306A/04A/02A/01A
Parameter Pulse output Period High level pulse width Low level pulse width Resolution Absolute precision Conversion time Symbol tPCY tPH tPL Conditions * Fig.7 * TCYC=4 x system clock * Select only Nch OD option, and add external 1k resistor and external 50pF capacitor. 3 to 6 AV+=VDD AV-=VSS When AD speed is 1/1=26*TCYC When AD speed is 1/2=51*TCYC Analog input voltage range Analog port input current VAIN IAIN Including the output off leakage current. VAIN=VDD VAIN=VSS When PE1 is using open-drain When PE1 is using open-drain When PE1 is using open-drain Fig.8 Fig.8 When PE1 is using open-drain When PE1 is using open-drain When PE1 is using open-drain Fig.8 Fig.8 2.5 to 6 3 to 6 AD0 to AD7 AD0 to AD7 (The shared I/O function ports have open-drain specification) WDR WDR WDR WDR WDR WDR WDR WDR WDR WDR 10 4.2 Applicable pins and notes PE0 PE0 PE0 Ratings typ. 64xTCYC 32xTCYC 10% 32xTCYC 10% 8 1 24 (TCYC= 0.92s) 47 (TCYC= 0.92s) VSS 2 312 (TCYC =12s) 612 (TCYC =12s) VDD 1 bit LSB s unit s
VDD[V]
min.
max.
A/D converter characteristics
TCAD
V A
-1 0.15% 6801% 1001% 100 36 0.015% 6801% 1001% F k s ms F k s ms
Recommended constants (Note 10) Watch dog timer Clear time (discharge) Clear period (charge) Recommended constants (Note 10) Clear time (discharge) Clear period (charge)
Cw Rw Rl tWCT tWCCY Cw Rw Rl tWCT tWCCY
Notes: (1) When oscillated internally under the oscillating conditions in Fig.3, generated voltage can be over the maximum limit of the VDD. (2) Average for 100 ms period. (3) Operating supply voltage VDD must be held until the microcontroller enters in the standby mode after the execution of the HALT instruction. Any chattering should not be generated at the PA3 pin during the HALT instruction execution cycle. (4) Recommended circuit constants that are verified by the oscillator manufacturer, using oscillator characteristic evaluation board selected by SANYO. (5) The OSC1 pin will have schmitt characteristics when external clock oscillator or the two-pin RC oscillator is selected as an oscillation option. (6) These are the results of testing using the value at each part on the Fig.3 circuit which is recommended by SANYO. These results do not include the current applied to the output transistor, nor the current applied to the transistor with a pull-up resistor on the LSI. (7) fCFOSC is the frequency when the values in table 1 are used. (8) This indicates the elapsed time that is required before the oscillation becomes stable after the VDD exceeds the minimum limit of the operation supply voltage.
No.6727-14/21
LC651306A/04A/02A/01A (9) TCYC=4xsystem clock period (10) When used in an environment that may result in condensation, note that a current leakage between PE1 and adjacent pins or a current leakage at external integration circuit using R and C could occur.
OSC1
(OSC2)
External Clock
OPEN
VDD 0.8VDD
0.2VDD VSS
textF
textL
textR text
textH
Figure 1 External Clock Input Waveform
OSC1
OSC2
OSC1
OSC2
Rext Cext C1 Ceramic Resonator C2
Figure 2 Two-pin RC Oscillator Circuit
Figure 3 Ceramic Resonator Circuit
No.6727-15/21
LC651306A/04A/02A/01A
VDD The lowest limit of the operating VDD OV OSC
Stable oscillation Oscillation stabilizing time tCFS
Figure 4 Oscillation Stabilizing Time
Table 1 Recommended Ceramic Resonator constants
Data will be added once evaluation has been completed.
RES CRES(=0.1 F)
Figure 5 Reset Circuit (Note) If measured from the instant the voltage level reaches the lowest limit of the operating VDD (i.e. not including the rising time), the reset time when CRES=0.1 F is used should be between 10 ms to 100 ms.
No.6727-16/21
LC651306A/04A/02A/01A
tCKCY 0.8VDD tCKL
SCK
tCKH 0.2VDD
tICK SI tCKO
tCKI Load circuit 1K
VDD
Input Data
50pF SO Output Data
Figure 6 Serial I/O Timing
tPCY tPH 0.7VDD tPL The load conditions are the same as those in Figure 5. 0.25VDD
Figure 7 Port PE0 Pulse Output Timing
Rw RI PE1/WDR Cw
tWCCY
tWCT
tWCCY : Charge time made by the external Cw, Rw, and Rl time constants tWCT : Discharge time made by program control Figure 8 Watchdog Timer Waveform
No.6727-17/21
LC651306A/04A/02A/01A RC Oscillator Characteristic of LC651306A/1304A/1302A/1301A Data will be added once evaluation has been completed.
No.6727-18/21
LC651306A/04A/02A/01A
Notes on Circuit Board Design
This section provides advice and countermeasures to prevent microcontroller noise problem when designing circuit boards using these microcontrollers intended for a mass production. These design techniques are effective to prevent and avoid the defects (e.g. malfunctions of the microcontroller or a runaway program) caused by noise. 1. VDD, VSS : Power Supply Pins Add capacitors between the VDD and VSS pins so that they meet the following conditions. * The VDD line and the VSS line to the two capacitors (C1 and C2) should be as similar in length as possible (L1=L1', L2=L2'), and should be as short as possible. * Add the larger capacitor to `C1' position and smaller capacitor to `C2' position. The VDD and VSS lines on the circuit board should be thicker than any other lines.
L2 L1 C1 C2
VSS VDD
+
L1' L2'
2. OSC1, OSC2: Clock I/O Pins * When the ceramic resonator option is selected: (Figure 2-1) * The length of the lines (Losc in Fig.2-1) between the clock I/O pins (input: OSC1, output: OSC2) and the external components should be as short as possible. * The length of the lines (Lvss+L1 or L2 ) between each capacitor and the VSS pin should be as short as possible. * The VSS line for the oscillation circuit and the VSS line for other functions should be branched as close as possible to the microcontroller's VSS pin. * Oscillation constants written in this specification sheet (such as the capacitor C1, C2 and the damping resistor Rd) may have to be changed and the frequency should be adjusted, depending on the pattern capacity of the circuit board. For further information, contact the oscillator manufacturer * When two-pin RC oscillator option is selected: (Figure 2-2) * The length of the lines (Losc) between the clock I/O pins (input: OSC1, output: OSC2) and the external components (capacitor Cext, resistor Rext) should be as short as possible. * The length of the line (Lvss+Lc) between the capacitor and the VSS pin should be as short as possible. * The VSS line for the oscillation circuit and the VSS line for other functions should be branched as close as possible to the microcontroller's VSS pin. * When the external oscillation option is selected: (Figure 2-3) * The length of the line (Losc) between the clock input pin (OSC1) and the external oscillator should be as short as possible. * The clock output pin (OSC2) should be opened. * The length of the line between the VSS and the external oscillator, and the length of the line between the VDD and the external oscillator should be as short as possible.
Lvss L1 L2 C2 Rd Losc Lvss Lc External Oscillator Cext Rext Losc Losc OPEN C1
VSS OSC1 OSC2
Figure 2-1. Sample Oscillation Circuit 1 (Ceramic resonator)
VSS OSC1 OSC2
Figure 2-2. Sample Oscillation Circuit 2 (Two-pin RC Oscillator)
VSS OSC1 OSC2 VDD
Figure 2-3. Sample Oscillation Circuit 3 (External Oscillator)
No.6727-19/21
LC651306A/04A/02A/01A * Other note on all oscillator circuit: * Place the lines for signals that can easily change suddenly, high amplitude signals connected to the higher capacity voltage (+15 V) ports, and powerful current supplies as far as possible from the oscillation circuit, and do not cross these lines with lines that have relevance to the clock. 3. RES: Reset Pin * The length of line (Lres) between the RES pin and the external circuit should be as short as possible. * The length of lines (L1 and L2) between the RES pin and the capacitor (Cres), and the VSS and the capacitor should be as short as possible.
VSS
L2 External Circuit Cres
RES
L1 Lres
Figure 3. RES Pin Patterns 4. TEST: Test Pin * The length of line (L) between the VSS and the TEST pin should be as short as possible. * The TEST pin and the VSS pin should be connected as close as possible to the VSS pin.
VSS L TEST
Figure 4. Test Pin Patterns 5. AD0 to AD7: Analog Input Pins The connection for the analog input pins, such as A/D converter input pins and comparator input pin, should meet the following conditions. * The length of the line (L1) between the damping resistor (R1) and each analog pin should be as short as possible. * The capacitor added between each analog pin and AV- pin (base voltage input pin for A/D converter) should be located as close as possible to the AV- input pin.
Rl C
AD4-7
AD3-0
Analog Input Pins
L2
External circuit (sensor block)
AVVSS
Figure 5. Analog Input Pins Patterns 6. I/O Pins All I/O pins on these microcontrollers have both input and output function. * When used as an input pin, add a damping resistor and keep the length of the line to that pin as short as possible. [Supplement] In addition to the above techniques in designing a circuit board, the following options and programming methods are also effective in preventing defects (such as malfunction or a runaway program) in the microcontroller. * If signals are input from external sources when the microcontroller power supply is unstable, select the higher capacity voltage (N-channel open drain) output type for the input pin, and add a damping resistor close to the pin.
No.6727-20/21
LC651306A/04A/02A/01A * When the external signals are input to pins, key chattering must be removed. * The data should be output periodically from the pins using the output instruction, OP or SPB. * To read the data input to the I/O common pins, the output value should be set to `1' using the output instruction, OP or SPB. 7. Unused Pins * See each microcontroller's users manual or the final edition of the specification sheet.
PS No.6727-21/21


▲Up To Search▲   

 
Price & Availability of LC651301A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X